[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH for-6.2 53/53] target/arm: Enable MVE in Cortex-M55
From: |
Peter Maydell |
Subject: |
[PATCH for-6.2 53/53] target/arm: Enable MVE in Cortex-M55 |
Date: |
Thu, 29 Jul 2021 12:15:12 +0100 |
We now have a complete MVE emulation, so we can enable it in our
Cortex-M55 model by setting the ID registers to match those of a
Cortex-M55 with full MVE support.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
---
docs/system/arm/emulation.rst | 1 +
target/arm/cpu_tcg.c | 7 ++-----
2 files changed, 3 insertions(+), 5 deletions(-)
diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst
index 144dc491d95..89310e4842f 100644
--- a/docs/system/arm/emulation.rst
+++ b/docs/system/arm/emulation.rst
@@ -87,6 +87,7 @@ for the following architecture extensions:
- LOB (Low Overhead loops and Branch future)
- M (Main Extension)
- MPU (Memory Protection Unit Extension)
+- MVE (M-Profile Vector Extension)
- PXN (Privileged Execute Never)
- RAS (Reliability, Serviceability and Availability): "minimum RAS Extension"
only
- S (Security Extension)
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
index ed444bf436a..33cc75af57d 100644
--- a/target/arm/cpu_tcg.c
+++ b/target/arm/cpu_tcg.c
@@ -654,12 +654,9 @@ static void cortex_m55_initfn(Object *obj)
cpu->revidr = 0;
cpu->pmsav7_dregion = 16;
cpu->sau_sregion = 8;
- /*
- * These are the MVFR* values for the FPU, no MVE configuration;
- * we will update them later when we implement MVE
- */
+ /* These are the MVFR* values for the FPU + full MVE configuration */
cpu->isar.mvfr0 = 0x10110221;
- cpu->isar.mvfr1 = 0x12100011;
+ cpu->isar.mvfr1 = 0x12100211;
cpu->isar.mvfr2 = 0x00000040;
cpu->isar.id_pfr0 = 0x20000030;
cpu->isar.id_pfr1 = 0x00000230;
--
2.20.1
- [PATCH for-6.2 41/53] target/arm: Implement MVE VMAXNMA and VMINNMA, (continued)
- [PATCH for-6.2 41/53] target/arm: Implement MVE VMAXNMA and VMINNMA, Peter Maydell, 2021/07/29
- [PATCH for-6.2 40/53] target/arm: Implement MVE VCMUL and VCMLA, Peter Maydell, 2021/07/29
- [PATCH for-6.2 47/53] target/arm: Implement MVE fp scalar comparisons, Peter Maydell, 2021/07/29
- [PATCH for-6.2 44/53] softfloat: Remove assertion preventing silencing of NaN in default-NaN mode, Peter Maydell, 2021/07/29
- [PATCH for-6.2 49/53] target/arm: Implement MVE VCVT between fp and integer, Peter Maydell, 2021/07/29
- [PATCH for-6.2 53/53] target/arm: Enable MVE in Cortex-M55,
Peter Maydell <=