[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Commit-gnuradio] r8992 - usrp2/trunk/firmware/lib
From: |
eb |
Subject: |
[Commit-gnuradio] r8992 - usrp2/trunk/firmware/lib |
Date: |
Wed, 23 Jul 2008 19:09:43 -0600 (MDT) |
Author: eb
Date: 2008-07-23 19:09:43 -0600 (Wed, 23 Jul 2008)
New Revision: 8992
Added:
usrp2/trunk/firmware/lib/clocks.c
usrp2/trunk/firmware/lib/clocks.h
Log:
works better w/ all the files...
Added: usrp2/trunk/firmware/lib/clocks.c
===================================================================
--- usrp2/trunk/firmware/lib/clocks.c (rev 0)
+++ usrp2/trunk/firmware/lib/clocks.c 2008-07-24 01:09:43 UTC (rev 8992)
@@ -0,0 +1,185 @@
+/* -*- c++ -*- */
+/*
+ * Copyright 2008 Free Software Foundation, Inc.
+ *
+ * This program is free software: you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation, either version 3 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#ifdef HAVE_CONFIG_H
+#include <config.h>
+#endif
+#include <clocks.h>
+
+#include "memory_map.h"
+#include "ad9510.h"
+#include "spi.h"
+
+void
+clocks_init(void)
+{
+ // Set up basic clocking functions in AD9510
+ ad9510_write_reg(0x45, 0x00); // CLK2 drives distribution
+ ad9510_write_reg(0x3D, 0x00); // Turn on output 1 (FPGA CLK), normal levels
+ ad9510_write_reg(0x4B, 0x80); // Bypass divider 1
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+
+ spi_wait();
+
+ // Set up PLL for 10 MHz reference
+ // Reg 4, A counter, Don't Care
+ ad9510_write_reg(0x05, 0x00); // Reg 5, B counter MSBs, 0
+ ad9510_write_reg(0x06, 0x05); // Reg 6, B counter LSBs, 5
+ // Reg 7, Loss of reference detect, doesn't work yet, 0
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+
+
+ // FIXME, probably need interface to this...
+ timesync_regs->tick_control = 4;
+
+ // Primary clock configuration
+ clocks_mimo_config(CMC_WE_DONT_LOCK);
+
+ // Set up other clocks
+
+ clocks_enable_test_clk(false);
+ clocks_enable_tx_dboard(false, 0);
+ clocks_enable_rx_dboard(false, 0);
+
+ // ETH phy clock
+ ad9510_write_reg(0x41, 0x01); // Turn off output 5 (phy_clk)
+ ad9510_write_reg(0x53, 0x80); // Bypass divider
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+
+ // Enable ADCs
+ output_regs->adc_ctrl = ADC_CTRL_ON;
+
+ // Enable clock to ADCs and DACs
+ ad9510_write_reg(0x3F, 0x00); // Turn on output 3 (DAC CLK), normal levels
+ ad9510_write_reg(0x4F, 0x80); // Bypass Div #3
+
+ ad9510_write_reg(0x40, 0x02); // Turn on out 4 (ADC clk), LVDS
+ ad9510_write_reg(0x51, 0x80); // Bypass Div #4
+
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+}
+
+
+void
+clocks_mimo_config(int flags)
+{
+ if (flags & _CMC_WE_LOCK){
+ // Reg 8, Charge pump on, dig lock det, positive PFD, 47
+ ad9510_write_reg(0x08, 0x47);
+ }
+ else {
+ // Reg 8, Charge pump off, dig lock det, positive PFD
+ ad9510_write_reg(0x08, 0x00);
+ }
+
+ // Reg 9, Charge pump current, 0x40=3mA, 0x00=650uA
+ ad9510_write_reg(0x09, 0x00);
+ // Reg A, Prescaler of 2, everything normal 04
+ ad9510_write_reg(0x0A, 0x04);
+ // Reg B, R Div MSBs, 0
+ ad9510_write_reg(0x0B, 0x00);
+ // Reg C, R Div LSBs, 1
+ ad9510_write_reg(0x0C, 0x01);
+ // Reg D, Antibacklash, Digital lock det, 0
+
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+
+ spi_wait();
+
+ // Allow for clock switchover
+
+ if (flags & _CMC_WE_LOCK){ // WE LOCK
+ if (flags & _CMC_MIMO_CLK_INPUT) {
+ // Turn on ref output and choose the MIMO connector
+ output_regs->clk_ctrl = 0x15;
+ }
+ else {
+ // turn on ref output and choose the SMA
+ output_regs->clk_ctrl = 0x1C;
+ }
+ }
+ else { // WE DONT LOCK
+ // Disable both ext clk inputs
+ output_regs->clk_ctrl = 0x10;
+ }
+
+ // Do we drive a clock onto the MIMO connector?
+
+ if (flags & CMC_PROVIDE_CLK_TO_MIMO) {
+ ad9510_write_reg(0x3E, 0x00); // Turn on output 2 (clk_exp_out), normal
levels
+ ad9510_write_reg(0x4D, 0x00); // Turn on Div2
+ ad9510_write_reg(0x4C, 0x44); // Set Div2 = 10, output a 10 MHz clock
+ }
+ else {
+ ad9510_write_reg(0x3E, 0x02); // Turn off output 2 (clk_exp_out)
+ ad9510_write_reg(0x4D, 0x80); // Bypass divider 2
+ }
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+}
+
+void
+clocks_enable_test_clk(bool enable)
+{
+ if (enable){
+ ad9510_write_reg(0x3C, 0x08); // Turn on output 0 -- Test output
+ ad9510_write_reg(0x49, 0x80); // Bypass divider 0
+ }
+ else {
+ ad9510_write_reg(0x3C, 0x02); // Turn off output 0
+ }
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+}
+
+
+void
+clocks_enable_rx_dboard(bool enable, int divisor)
+{
+ if (enable){
+ ad9510_write_reg(0x43, 0x08); // enable output 7 (db_rx_clk), CMOS
+
+ if (divisor == 0){
+ ad9510_write_reg(0x57, 0x80); // Bypass Div #7, 100 MHz clock
+ }
+ else {
+ // FIXME Matt, do something with divisor...
+ }
+ }
+ else {
+ ad9510_write_reg(0x43, 0x01); // Turn off output 7 (db_rx_clk)
+ }
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+}
+
+
+void
+clocks_enable_tx_dboard(bool enable, int divisor)
+{
+ if (enable){
+ ad9510_write_reg(0x42, 0x08); // enable output 6 (db_tx_clk), CMOS
+ if (divisor == 0) {
+ ad9510_write_reg(0x55, 0x80); // Bypass Div #6, 100 MHz clock
+ }
+ else {
+ // FIXME Matt, do something with divisor
+ }
+ }
+ else {
+ ad9510_write_reg(0x42, 0x01); // Turn off output 6 (db_tx_clk)
+ }
+ ad9510_write_reg(0x5A, 0x01); // Update Regs
+}
Property changes on: usrp2/trunk/firmware/lib/clocks.c
___________________________________________________________________
Name: svn:eol-style
+ native
Added: usrp2/trunk/firmware/lib/clocks.h
===================================================================
--- usrp2/trunk/firmware/lib/clocks.h (rev 0)
+++ usrp2/trunk/firmware/lib/clocks.h 2008-07-24 01:09:43 UTC (rev 8992)
@@ -0,0 +1,84 @@
+/* -*- c++ -*- */
+/*
+ * Copyright 2008 Free Software Foundation, Inc.
+ *
+ * This program is free software: you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation, either version 3 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program. If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#ifndef INCLUDED_CLOCKS_H
+#define INCLUDED_CLOCKS_H
+
+/*
+ * Routines to configure our multitude of clocks
+ */
+
+#include <bool.h>
+
+
+/*!
+ * One time call to initialize all clocks to a reasonable state. We
+ * come out of here using our free running 100MHz oscilator and not
+ * providing a clock to the MIMO connector (CMC_WE_DONT_LOCK)
+ */
+void clocks_init(void);
+
+
+/*!
+ * \brief MIMO clock configuration.
+ *
+ * Configure our master clock source, and whether or not we drive a
+ * clock onto the mimo connector. See CMC_flags below.
+ */
+void clocks_mimo_config(int flags);
+
+#define _CMC_WE_LOCK 0x0001
+#define _CMC_MIMO_CLK_INPUT 0x0002 // else SMA
input
+
+/*
+ * Derived masks (use these):
+ *
+ * We get our input from 1 of three places:
+ * Our free running oscilator, our SMA connector, or from the MIMO connector
+ */
+#define CMC_WE_DONT_LOCK 0x0000
+#define CMC_WE_LOCK_TO_SMA (_CMC_WE_LOCK | 0)
+#define CMC_WE_LOCK_TO_MIMO (_CMC_WE_LOCK |
_CMC_MIMO_CLK_INPUT)
+
+/*
+ * Independent of the source of the clock, we may or may not drive our
+ * clock onto the mimo connector. Note that there are dedicated clock
+ * signals in each direction, so disaster doesn't occurs if we're
+ * unnecessarily providing clock.
+ */
+#define CMC_PROVIDE_CLK_TO_MIMO 0x0004
+
+
+/*!
+ * \brief Enable or disable test clock (extra clock signal)
+ */
+void clocks_enable_test_clk(bool enable);
+
+/*!
+ * \brief Enable or disable clock to Rx daughterboard
+ */
+void clocks_enable_rx_dboard(bool enable, int divisor);
+
+
+/*!
+ * \brief Enable or disable clock to Tx daughterboard
+ */
+void clocks_enable_tx_dboard(bool enable, int divisor);
+
+
+#endif /* INCLUDED_CLOCKS_H */
Property changes on: usrp2/trunk/firmware/lib/clocks.h
___________________________________________________________________
Name: svn:eol-style
+ native
[Prev in Thread] |
Current Thread |
[Next in Thread] |
- [Commit-gnuradio] r8992 - usrp2/trunk/firmware/lib,
eb <=