[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-stable] [PATCH] target-mips: Fix incorrect code and test for I
From: |
Aurelien Jarno |
Subject: |
Re: [Qemu-stable] [PATCH] target-mips: Fix incorrect code and test for INSV |
Date: |
Thu, 6 Dec 2012 09:10:12 +0100 |
User-agent: |
Mutt/1.5.21 (2010-09-15) |
On Mon, Nov 26, 2012 at 04:13:21PM +0100, Petar Jovanovic wrote:
> From: Petar Jovanovic <address@hidden>
>
> Content of register rs should be shifted for pos before applying a mask.
> This change contains both fix for the instruction and to the existing test.
>
> Signed-off-by: Petar Jovanovic <address@hidden>
> ---
> target-mips/dsp_helper.c | 2 +-
> tests/tcg/mips/mips32-dsp/insv.c | 2 +-
> 2 files changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/target-mips/dsp_helper.c b/target-mips/dsp_helper.c
> index e7949c2..fda5f04 100644
> --- a/target-mips/dsp_helper.c
> +++ b/target-mips/dsp_helper.c
> @@ -3152,7 +3152,7 @@ target_ulong helper_##name(CPUMIPSState *env,
> target_ulong rs, \
> \
> filter = ((int32_t)0x01 << size) - 1; \
> filter = filter << pos; \
> - temprs = rs & filter; \
> + temprs = (rs << pos) & filter; \
> temprt = rt & ~filter; \
> temp = temprs | temprt; \
> \
> diff --git a/tests/tcg/mips/mips32-dsp/insv.c
> b/tests/tcg/mips/mips32-dsp/insv.c
> index 7e3b047..243b007 100644
> --- a/tests/tcg/mips/mips32-dsp/insv.c
> +++ b/tests/tcg/mips/mips32-dsp/insv.c
> @@ -10,7 +10,7 @@ int main()
> dsp = 0x305;
> rt = 0x12345678;
> rs = 0x87654321;
> - result = 0x12345338;
> + result = 0x12345438;
> __asm
> ("wrdsp %2, 0x03\n\t"
> "insv %0, %1\n\t"
Thanks, applied. I added a CC: to address@hidden, as it is
definitely stable material.
--
Aurelien Jarno GPG: 1024D/F1BCDB73
address@hidden http://www.aurel32.net
[Prev in Thread] |
Current Thread |
[Next in Thread] |
- Re: [Qemu-stable] [PATCH] target-mips: Fix incorrect code and test for INSV,
Aurelien Jarno <=