[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-ppc] [PATCH v3 7/9] spapr: Limit threads per core according to cur
From: |
Alexey Kardashevskiy |
Subject: |
[Qemu-ppc] [PATCH v3 7/9] spapr: Limit threads per core according to current compatibility mode |
Date: |
Fri, 23 May 2014 12:26:56 +1000 |
This puts a limit to the number of threads per core based on the current
compatibility mode. Although PowerISA specs do not specify the maximum
threads per core number, the linux guest still expects that
PowerISA2.05-compatible CPU supports only 2 threads per core as this
is what POWER6 (2.05 compliant CPU) implements, the same is for
POWER7 (2.06, 4 threads) and POWER8 (2.07, 8 threads).
This calls spapr_fixup_cpu_smt_dt() with the maximum allowed number of
threads which affects ibm,ppc-interrupt-server#s and
ibm,ppc-interrupt-gserver#s properties.
The number of CPU nodesremains unchanged.
Signed-off-by: Alexey Kardashevskiy <address@hidden>
---
hw/ppc/spapr.c | 2 +-
target-ppc/cpu.h | 1 +
target-ppc/translate_init.c | 27 +++++++++++++++++++++++++++
3 files changed, 29 insertions(+), 1 deletion(-)
diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c
index 7082237..14c72d9 100644
--- a/hw/ppc/spapr.c
+++ b/hw/ppc/spapr.c
@@ -293,7 +293,7 @@ static int spapr_fixup_cpu_dt(void *fdt, sPAPREnvironment
*spapr)
}
ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu,
- smp_threads);
+ ppc_get_compat_smt_threads(cpu));
if (ret < 0) {
return ret;
}
diff --git a/target-ppc/cpu.h b/target-ppc/cpu.h
index d3b8236..7b465b8 100644
--- a/target-ppc/cpu.h
+++ b/target-ppc/cpu.h
@@ -1122,6 +1122,7 @@ void ppc_store_sdr1 (CPUPPCState *env, target_ulong
value);
void ppc_store_msr (CPUPPCState *env, target_ulong value);
void ppc_cpu_list (FILE *f, fprintf_function cpu_fprintf);
+int ppc_get_compat_smt_threads(PowerPCCPU *cpu);
int ppc_set_compat(PowerPCCPU *cpu, uint32_t cpu_version);
/* Time-base and decrementer management */
diff --git a/target-ppc/translate_init.c b/target-ppc/translate_init.c
index faac74a..56d3b97 100644
--- a/target-ppc/translate_init.c
+++ b/target-ppc/translate_init.c
@@ -8921,6 +8921,33 @@ static void ppc_cpu_unrealizefn(DeviceState *dev, Error
**errp)
}
}
+int ppc_get_compat_smt_threads(PowerPCCPU *cpu)
+{
+ int ret = smp_threads;
+ PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
+
+ switch (cpu->cpu_version) {
+ case CPU_POWERPC_LOGICAL_2_05:
+ ret = 2;
+ break;
+ case CPU_POWERPC_LOGICAL_2_06:
+ ret = 4;
+ break;
+ case CPU_POWERPC_LOGICAL_2_07:
+ ret = 8;
+ break;
+ default:
+ if (pcc->pcr_mask & PCR_COMPAT_2_06) {
+ ret = 4;
+ } else if (pcc->pcr_mask & PCR_COMPAT_2_05) {
+ ret = 2;
+ }
+ break;
+ }
+
+ return MIN(ret, smp_threads);
+}
+
int ppc_set_compat(PowerPCCPU *cpu, uint32_t cpu_version)
{
int ret = 0;
--
1.9.rc0
- [Qemu-ppc] [PATCH v3 0/9] spapr: Enable ibm, client-architecture-support, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 4/9] target-ppc: Define Processor Compatibility Masks, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 5/9] spapr: Add ibm, client-architecture-support call, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 6/9] spapr: Rework spapr_fixup_cpu_dt(), Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 2/9] spapr: Move SMT-related properties out of skeleton fdt, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 8/9] spapr: Implement processor compatibility in ibm, client-architecture-support, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 1/9] target-ppc: Add "compat" CPU option, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 7/9] spapr: Limit threads per core according to current compatibility mode,
Alexey Kardashevskiy <=
- [Qemu-ppc] [PATCH v3 3/9] target-ppc: Implement "compat" CPU option, Alexey Kardashevskiy, 2014/05/22
- [Qemu-ppc] [PATCH v3 9/9] KVM: PPC: Enable compatibility mode, Alexey Kardashevskiy, 2014/05/22
- Re: [Qemu-ppc] [PATCH v3 0/9] spapr: Enable ibm, client-architecture-support, Alexander Graf, 2014/05/23