[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PULL 25/56] hw/char/pl011: Move pl011_loopback_enabled|tx() around
From: |
Philippe Mathieu-Daudé |
Subject: |
[PULL 25/56] hw/char/pl011: Move pl011_loopback_enabled|tx() around |
Date: |
Wed, 11 Sep 2024 14:13:50 +0200 |
We'll soon use pl011_loopback_enabled() and pl011_loopback_tx()
from functions defined before their declarations. In order to
avoid forward-declaring them, move them around.
Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Message-Id: <20240719181041.49545-5-philmd@linaro.org>
---
hw/char/pl011.c | 66 ++++++++++++++++++++++++-------------------------
1 file changed, 33 insertions(+), 33 deletions(-)
diff --git a/hw/char/pl011.c b/hw/char/pl011.c
index edb5395fb8..22195ead7b 100644
--- a/hw/char/pl011.c
+++ b/hw/char/pl011.c
@@ -138,6 +138,11 @@ static void pl011_update(PL011State *s)
}
}
+static bool pl011_loopback_enabled(PL011State *s)
+{
+ return !!(s->cr & CR_LBE);
+}
+
static bool pl011_is_fifo_enabled(PL011State *s)
{
return (s->lcr & LCR_FEN) != 0;
@@ -181,6 +186,34 @@ static void pl011_put_fifo(void *opaque, uint32_t value)
}
}
+static void pl011_loopback_tx(PL011State *s, uint32_t value)
+{
+ if (!pl011_loopback_enabled(s)) {
+ return;
+ }
+
+ /*
+ * Caveat:
+ *
+ * In real hardware, TX loopback happens at the serial-bit level
+ * and then reassembled by the RX logics back into bytes and placed
+ * into the RX fifo. That is, loopback happens after TX fifo.
+ *
+ * Because the real hardware TX fifo is time-drained at the frame
+ * rate governed by the configured serial format, some loopback
+ * bytes in TX fifo may still be able to get into the RX fifo
+ * that could be full at times while being drained at software
+ * pace.
+ *
+ * In such scenario, the RX draining pace is the major factor
+ * deciding which loopback bytes get into the RX fifo, unless
+ * hardware flow-control is enabled.
+ *
+ * For simplicity, the above described is not emulated.
+ */
+ pl011_put_fifo(s, value);
+}
+
static uint64_t pl011_read(void *opaque, hwaddr offset,
unsigned size)
{
@@ -290,11 +323,6 @@ static void pl011_trace_baudrate_change(const PL011State
*s)
s->ibrd, s->fbrd);
}
-static bool pl011_loopback_enabled(PL011State *s)
-{
- return !!(s->cr & CR_LBE);
-}
-
static void pl011_loopback_mdmctrl(PL011State *s)
{
uint32_t cr, fr, il;
@@ -336,34 +364,6 @@ static void pl011_loopback_mdmctrl(PL011State *s)
pl011_update(s);
}
-static void pl011_loopback_tx(PL011State *s, uint32_t value)
-{
- if (!pl011_loopback_enabled(s)) {
- return;
- }
-
- /*
- * Caveat:
- *
- * In real hardware, TX loopback happens at the serial-bit level
- * and then reassembled by the RX logics back into bytes and placed
- * into the RX fifo. That is, loopback happens after TX fifo.
- *
- * Because the real hardware TX fifo is time-drained at the frame
- * rate governed by the configured serial format, some loopback
- * bytes in TX fifo may still be able to get into the RX fifo
- * that could be full at times while being drained at software
- * pace.
- *
- * In such scenario, the RX draining pace is the major factor
- * deciding which loopback bytes get into the RX fifo, unless
- * hardware flow-control is enabled.
- *
- * For simplicity, the above described is not emulated.
- */
- pl011_put_fifo(s, value);
-}
-
static void pl011_loopback_break(PL011State *s, int brk_enable)
{
if (brk_enable) {
--
2.45.2
- [PULL 11/56] hw/cris: Remove the axis-dev88 machine, (continued)
- [PULL 11/56] hw/cris: Remove the axis-dev88 machine, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 12/56] hw/cris: Remove image loader helper, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 13/56] hw/intc: Remove TYPE_ETRAX_FS_PIC device, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 14/56] hw/char: Remove TYPE_ETRAX_FS_SERIAL device, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 15/56] hw/net: Remove TYPE_ETRAX_FS_ETH device, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 16/56] hw/dma: Remove ETRAX_FS DMA device, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 17/56] hw/timer: Remove TYPE_ETRAX_FS_TIMER device, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 18/56] system: Remove support for CRIS target, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 22/56] hw/audio/virtio-sound: fix heap buffer overflow, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 19/56] target/cris: Remove the deprecated CRIS target, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 25/56] hw/char/pl011: Move pl011_loopback_enabled|tx() around,
Philippe Mathieu-Daudé <=
- [PULL 24/56] hw/char/pl011: Move pl011_put_fifo() earlier, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 21/56] target/riscv: Remove the deprecated 'any' CPU type, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 31/56] MAINTAINERS: Add myself as a reviewer of VT-d, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 30/56] hw/char/pl011: Rename RX FIFO methods, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 32/56] fifo8: rename fifo8_peekpop_buf() to fifo8_peekpop_bufptr(), Philippe Mathieu-Daudé, 2024/09/11
- [PULL 20/56] seccomp: Remove check for CRIS host, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 29/56] hw/char/pl011: Warn when using disabled transmitter, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 34/56] fifo8: add skip parameter to fifo8_peekpop_bufptr(), Philippe Mathieu-Daudé, 2024/09/11
- [PULL 23/56] hw/char/pl011: Remove unused 'readbuff' field, Philippe Mathieu-Daudé, 2024/09/11
- [PULL 26/56] hw/char/pl011: Split RX/TX path of pl011_reset_fifo(), Philippe Mathieu-Daudé, 2024/09/11