[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [PATCH qemu] s390x/css: fix PMCW invalid mask
From: |
Halil Pasic |
Subject: |
Re: [PATCH qemu] s390x/css: fix PMCW invalid mask |
Date: |
Fri, 17 Dec 2021 15:54:18 +0100 |
On Fri, 17 Dec 2021 14:58:11 +0100
Halil Pasic <pasic@linux.ibm.com> wrote:
> On Thu, 16 Dec 2021 14:16:57 +0100
> Nico Boehr <nrb@linux.ibm.com> wrote:
>
> > Previously, we required bits 5, 6 and 7 to be zero (0x07 == 0b111). But,
> > as per the principles of operation, bit 5 is ignored in MSCH and bits 0,
> > 1, 6 and 7 need to be zero.
>
> On a second thought, don't we have to make sure then that bit 5 is
> ignored?
>
> static void copy_pmcw_from_guest(PMCW *dest, const PMCW *src)
> {
> int i;
>
> dest->intparm = be32_to_cpu(src->intparm);
> dest->flags = be16_to_cpu(src->flags);
> dest->devno = be16_to_cpu(src->devno);
>
> Here we seem to grab flags as a whole, but actually we would have to
> mask of bit 5.
>
> I can spin a patch myself, provided we agree on that this needs to be
> fixed, but, it would probably be better to have the two changes in one
> patch.
>
I didn't read far enough. We do mask bit 5 in in css_do_msch() and
copy_pmcw_from_guest() works on a schib_copy.
Everything is fine!
Regards,
Halil
Re: [PATCH qemu] s390x/css: fix PMCW invalid mask, Cornelia Huck, 2021/12/22