[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v6 19/24] target/arm: Enable FEAT_CSV2 for -cpu max
From: |
Richard Henderson |
Subject: |
[PATCH v6 19/24] target/arm: Enable FEAT_CSV2 for -cpu max |
Date: |
Fri, 6 May 2022 13:02:37 -0500 |
This extension concerns branch speculation, which TCG does
not implement. Thus we can trivially enable this feature.
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
v2: Update emulation.rst
---
docs/system/arm/emulation.rst | 1 +
target/arm/cpu64.c | 1 +
target/arm/cpu_tcg.c | 1 +
3 files changed, 3 insertions(+)
diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst
index b200012d89..b2a3e2a437 100644
--- a/docs/system/arm/emulation.rst
+++ b/docs/system/arm/emulation.rst
@@ -12,6 +12,7 @@ the following architecture extensions:
- FEAT_BBM at level 2 (Translation table break-before-make levels)
- FEAT_BF16 (AArch64 BFloat16 instructions)
- FEAT_BTI (Branch Target Identification)
+- FEAT_CSV2 (Cache speculation variant 2)
- FEAT_DIT (Data Independent Timing instructions)
- FEAT_DPB (DC CVAP instruction)
- FEAT_Debugv8p2 (Debug changes for v8.2)
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
index 10410619f9..25fe74f928 100644
--- a/target/arm/cpu64.c
+++ b/target/arm/cpu64.c
@@ -748,6 +748,7 @@ static void aarch64_max_initfn(Object *obj)
t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1);
t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */
t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */
+ t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */
cpu->isar.id_aa64pfr0 = t;
t = cpu->isar.id_aa64pfr1;
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
index c5cf7efe95..762b961707 100644
--- a/target/arm/cpu_tcg.c
+++ b/target/arm/cpu_tcg.c
@@ -68,6 +68,7 @@ void aa32_max_features(ARMCPU *cpu)
cpu->isar.id_mmfr4 = t;
t = cpu->isar.id_pfr0;
+ t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */
t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */
t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */
cpu->isar.id_pfr0 = t;
--
2.34.1
- [PATCH v6 07/24] target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max, (continued)
- [PATCH v6 07/24] target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 08/24] target/arm: Split out aa32_max_features, Richard Henderson, 2022/05/06
- [PATCH v6 09/24] target/arm: Annotate arm_max_initfn with FEAT identifiers, Richard Henderson, 2022/05/06
- [PATCH v6 10/24] target/arm: Use field names for manipulating EL2 and EL3 modes, Richard Henderson, 2022/05/06
- [PATCH v6 11/24] target/arm: Enable FEAT_Debugv8p2 for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 12/24] target/arm: Enable FEAT_Debugv8p4 for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 13/24] target/arm: Add minimal RAS registers, Richard Henderson, 2022/05/06
- [PATCH v6 17/24] target/arm: Enable FEAT_RAS for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 15/24] target/arm: Implement virtual SError exceptions, Richard Henderson, 2022/05/06
- [PATCH v6 14/24] target/arm: Enable SCR and HCR bits for RAS, Richard Henderson, 2022/05/06
- [PATCH v6 19/24] target/arm: Enable FEAT_CSV2 for -cpu max,
Richard Henderson <=
- [PATCH v6 21/24] target/arm: Enable FEAT_CSV3 for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 18/24] target/arm: Enable FEAT_IESB for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 16/24] target/arm: Implement ESB instruction, Richard Henderson, 2022/05/06
- [PATCH v6 20/24] target/arm: Enable FEAT_CSV2_2 for -cpu max, Richard Henderson, 2022/05/06
- [PATCH v6 24/24] target/arm: Define neoverse-n1, Richard Henderson, 2022/05/06
- [PATCH v6 23/24] target/arm: Define cortex-a76, Richard Henderson, 2022/05/06
- [PATCH v6 22/24] target/arm: Enable FEAT_DGH for -cpu max, Richard Henderson, 2022/05/06
- Re: [PATCH v6 00/24] target/arm: Cleanups, new features, new cpus, Peter Maydell, 2022/05/09