[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH 1/7] target/arm: Enable FEAT_CSV2 for -cpu max
From: |
Richard Henderson |
Subject: |
[PATCH 1/7] target/arm: Enable FEAT_CSV2 for -cpu max |
Date: |
Sat, 9 Apr 2022 22:57:19 -0700 |
This extension concerns branch speculation, which TCG does
not implement. Thus we can trivially enable this feature.
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
target/arm/cpu64.c | 1 +
target/arm/cpu_tcg.c | 1 +
2 files changed, 2 insertions(+)
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
index def0f1fdcb..c1006a067c 100644
--- a/target/arm/cpu64.c
+++ b/target/arm/cpu64.c
@@ -805,6 +805,7 @@ static void aarch64_max_initfn(Object *obj)
t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1);
t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */
t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */
+ t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */
cpu->isar.id_aa64pfr0 = t;
t = cpu->isar.id_aa64pfr1;
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
index 5cce9116d0..2750cbebec 100644
--- a/target/arm/cpu_tcg.c
+++ b/target/arm/cpu_tcg.c
@@ -71,6 +71,7 @@ void arm32_max_features(ARMCPU *cpu)
cpu->isar.id_mmfr4 = t;
t = cpu->isar.id_pfr0;
+ t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */
t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */
t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */
cpu->isar.id_pfr0 = t;
--
2.25.1
- [PATCH 0/7] target/arm: More trivial features, A76, N1, Richard Henderson, 2022/04/10
- [PATCH 1/7] target/arm: Enable FEAT_CSV2 for -cpu max,
Richard Henderson <=
- [PATCH 2/7] target/arm: Update ISAR fields for ARMv8.8, Richard Henderson, 2022/04/10
- [PATCH 4/7] target/arm: Enable FEAT_CSV3 for -cpu max, Richard Henderson, 2022/04/10
- [PATCH 3/7] target/arm: Enable FEAT_CSV2_2 for -cpu max, Richard Henderson, 2022/04/10
- [PATCH 5/7] target/arm: Enable FEAT_DGH for -cpu max, Richard Henderson, 2022/04/10
- [PATCH 6/7] target/arm: Define cortex-a76, Richard Henderson, 2022/04/10