[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v5 2/4] target/arm: Make sure that commpage's tb->size != 0
From: |
Ilya Leoshkevich |
Subject: |
[PATCH v5 2/4] target/arm: Make sure that commpage's tb->size != 0 |
Date: |
Fri, 16 Apr 2021 17:49:37 +0200 |
tb_gen_code() assumes that tb->size must never be zero, otherwise it
may produce spurious exceptions. For ARM this may happen when creating
a translation block for the commpage.
Fix by pretending that commpage translation blocks have at least one
instruction.
Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com>
---
target/arm/translate.c | 2 ++
1 file changed, 2 insertions(+)
diff --git a/target/arm/translate.c b/target/arm/translate.c
index 62b1c2081b..cb9e30c341 100644
--- a/target/arm/translate.c
+++ b/target/arm/translate.c
@@ -9060,6 +9060,7 @@ static void arm_tr_translate_insn(DisasContextBase
*dcbase, CPUState *cpu)
unsigned int insn;
if (arm_pre_translate_insn(dc)) {
+ dc->base.pc_next += 4;
return;
}
@@ -9129,6 +9130,7 @@ static void thumb_tr_translate_insn(DisasContextBase
*dcbase, CPUState *cpu)
bool is_16bit;
if (arm_pre_translate_insn(dc)) {
+ dc->base.pc_next += 2;
return;
}
--
2.29.2
- [PATCH v5 0/4] accel/tcg: Make sure that tb->size != 0 after translation, Ilya Leoshkevich, 2021/04/16
- [PATCH v5 3/4] target/xtensa: Make sure that tb->size != 0, Ilya Leoshkevich, 2021/04/16
- [PATCH v5 2/4] target/arm: Make sure that commpage's tb->size != 0,
Ilya Leoshkevich <=
- [PATCH v5 1/4] target/s390x: Fix translation exception on illegal instruction, Ilya Leoshkevich, 2021/04/16
- [PATCH v5 4/4] accel/tcg: Assert that tb->size != 0 after translation, Ilya Leoshkevich, 2021/04/16
- Re: [PATCH v5 0/4] accel/tcg: Make sure that tb->size != 0 after translation, Cornelia Huck, 2021/04/23
- Re: [PATCH v5 0/4] accel/tcg: Make sure that tb->size != 0 after translation, Cornelia Huck, 2021/04/26