qemu-arm
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [kvm-unit-tests PATCH v2 9/9] arm: pmu: Test overflow interrupts


From: Andrew Jones
Subject: Re: [kvm-unit-tests PATCH v2 9/9] arm: pmu: Test overflow interrupts
Date: Thu, 5 Mar 2020 11:17:16 +0100

On Thu, Jan 30, 2020 at 12:25:10PM +0100, Eric Auger wrote:
> Test overflows for MEM_ACCESS and SW_INCR events. Also tests
> overflows with 64-bit events.
> 
> Signed-off-by: Eric Auger <address@hidden>
> 
> ---
> 
> v1 -> v2:
> - inline setup_irq() code
> ---
>  arm/pmu.c         | 137 ++++++++++++++++++++++++++++++++++++++++++++++
>  arm/unittests.cfg |   6 ++
>  2 files changed, 143 insertions(+)
> 
> diff --git a/arm/pmu.c b/arm/pmu.c
> index fa77ab3..ada28a4 100644
> --- a/arm/pmu.c
> +++ b/arm/pmu.c
> @@ -45,6 +45,11 @@ struct pmu {
>       uint32_t pmcr_ro;
>  };
>  
> +struct pmu_stats {
> +     unsigned long bitmap;
> +     uint32_t interrupts[32];
> +};
> +
>  static struct pmu pmu;
>  
>  #if defined(__arm__)
> @@ -116,6 +121,7 @@ static void test_mem_access(void) {}
>  static void test_chained_counters(void) {}
>  static void test_chained_sw_incr(void) {}
>  static void test_chain_promotion(void) {}
> +static void test_overflow_interrupt(void) {}
>  
>  #elif defined(__aarch64__)
>  #define ID_AA64DFR0_PERFMON_SHIFT 8
> @@ -261,6 +267,44 @@ asm volatile(
>       : "x9", "x10", "cc");
>  }
>  
> +static struct pmu_stats pmu_stats;
> +
> +static void irq_handler(struct pt_regs *regs)
> +{
> +     uint32_t irqstat, irqnr;
> +
> +     irqstat = gic_read_iar();
> +     irqnr = gic_iar_irqnr(irqstat);
> +     gic_write_eoir(irqstat);

Should we clear the overflows before EOIRing? Otherwise I think it may be
possible for another interrupt to be delivered. See

https://patchwork.kernel.org/patch/11368853/

for a similar issue.

> +
> +     if (irqnr == 23) {

Why 23? And how about a define?

> +             unsigned long overflows = read_sysreg(pmovsclr_el0);
> +             int i;
> +
> +             report_info("--> PMU overflow interrupt %d (counter bitmask 
> 0x%lx)",
> +                         irqnr, overflows);
> +             for (i = 0; i < 32; i++) {
> +                     if (test_and_clear_bit(i, &overflows)) {
> +                             pmu_stats.interrupts[i]++;
> +                             pmu_stats.bitmap |= 1 << i;
> +                     }
> +             }
> +             write_sysreg(0xFFFFFFFF, pmovsclr_el0);
> +     } else {
> +             report_info("Unexpected interrupt: %d\n", irqnr);

We should probably avoid calling any print functions from interrupt
handlers. I see the timer test irq handler has this too, though. Also
the pl031 test has a bunch of reporting in its irq handler. We do
better with the gic tests where we only write results to arrays and
then report later.

> +     }
> +}
> +
> +static void pmu_reset_stats(void)
> +{
> +     int i;
> +
> +     for (i = 0; i < 32; i++)
> +             pmu_stats.interrupts[i] = 0;
> +
> +     pmu_stats.bitmap = 0;
> +}
> +
>  static void pmu_reset(void)
>  {
>       /* reset all counters, counting disabled at PMCR level*/
> @@ -271,6 +315,7 @@ static void pmu_reset(void)
>       write_sysreg(0xFFFFFFFF, pmovsclr_el0);
>       /* disable overflow interrupts on all counters */
>       write_sysreg(0xFFFFFFFF, pmintenclr_el1);
> +     pmu_reset_stats();
>       isb();
>  }
>  
> @@ -713,6 +758,95 @@ static void test_chain_promotion(void)
>                       read_sysreg(pmovsclr_el0));
>  }
>  
> +static bool expect_interrupts(uint32_t bitmap)
> +{
> +     int i;
> +
> +     if (pmu_stats.bitmap ^ bitmap)
> +             return false;
> +
> +     for (i = 0; i < 32; i++) {
> +             if (test_and_clear_bit(i, &pmu_stats.bitmap))
> +                     if (pmu_stats.interrupts[i] != 1)
> +                             return false;
> +     }
> +     return true;
> +}
> +
> +static void test_overflow_interrupt(void)
> +{
> +     uint32_t events[] = { 0x13 /* MEM_ACCESS */, 0x00 /* SW_INCR */};
> +     void *addr = malloc(PAGE_SIZE);
> +     int i;
> +
> +     if (!satisfy_prerequisites(events, ARRAY_SIZE(events)))
> +             return;
> +
> +     gic_enable_defaults();
> +     install_irq_handler(EL1H_IRQ, irq_handler);
> +     local_irq_enable();
> +     gic_enable_irq(23);
> +
> +     pmu_reset();
> +
> +     write_regn(pmevtyper, 0, events[0] | PMEVTYPER_EXCLUDE_EL0);
> +     write_regn(pmevtyper, 1, events[1] | PMEVTYPER_EXCLUDE_EL0);
> +     write_sysreg_s(0x3, PMCNTENSET_EL0);
> +     write_regn(pmevcntr, 0, 0xFFFFFFF0);
> +     write_regn(pmevcntr, 1, 0xFFFFFFF0);
> +     isb();
> +
> +     /* interrupts are disabled */
> +
> +     mem_access_loop(addr, 200, pmu.pmcr_ro | PMU_PMCR_E);
> +     report(expect_interrupts(0), "no overflow interrupt received");
> +
> +     set_pmcr(pmu.pmcr_ro | PMU_PMCR_E);
> +     for (i = 0; i < 100; i++)
> +             write_sysreg(0x2, pmswinc_el0);
> +
> +     set_pmcr(pmu.pmcr_ro);
> +     report(expect_interrupts(0), "no overflow interrupt received");
> +
> +     /* enable interrupts */
> +
> +     pmu_reset_stats();
> +
> +     write_regn(pmevcntr, 0, 0xFFFFFFF0);
> +     write_regn(pmevcntr, 1, 0xFFFFFFF0);
> +     write_sysreg(0xFFFFFFFF, pmintenset_el1);
> +     isb();
> +
> +     mem_access_loop(addr, 200, pmu.pmcr_ro | PMU_PMCR_E);
> +     for (i = 0; i < 100; i++)
> +             write_sysreg(0x3, pmswinc_el0);
> +
> +     mem_access_loop(addr, 200, pmu.pmcr_ro);
> +     report_info("overflow=0x%lx", read_sysreg(pmovsclr_el0));
> +     report(expect_interrupts(0x3),
> +             "overflow interrupts expected on #0 and #1");
> +
> +     /* promote to 64-b */
> +
> +     pmu_reset_stats();
> +
> +     events[1] = 0x1E /* CHAIN */;
> +     write_regn(pmevtyper, 1, events[1] | PMEVTYPER_EXCLUDE_EL0);
> +     write_regn(pmevcntr, 0, 0xFFFFFFF0);
> +     isb();
> +     mem_access_loop(addr, 200, pmu.pmcr_ro | PMU_PMCR_E);
> +     report(expect_interrupts(0),
> +             "no overflow interrupt expected on 32b boundary");
> +
> +     /* overflow on odd counter */
> +     pmu_reset_stats();
> +     write_regn(pmevcntr, 0, 0xFFFFFFF0);
> +     write_regn(pmevcntr, 1, 0xFFFFFFFF);
> +     isb();
> +     mem_access_loop(addr, 400, pmu.pmcr_ro | PMU_PMCR_E);
> +     report(expect_interrupts(0x2),
> +             "expect overflow interrupt on odd counter");
> +}
>  #endif
>  
>  /*
> @@ -921,6 +1055,9 @@ int main(int argc, char *argv[])
>       } else if (strcmp(argv[1], "chain-promotion") == 0) {
>               report_prefix_push(argv[1]);
>               test_chain_promotion();
> +     } else if (strcmp(argv[1], "overflow-interrupt") == 0) {
> +             report_prefix_push(argv[1]);
> +             test_overflow_interrupt();
>       } else {
>               report_abort("Unknown sub-test '%s'", argv[1]);
>       }
> diff --git a/arm/unittests.cfg b/arm/unittests.cfg
> index eb6e87e..1d1bc27 100644
> --- a/arm/unittests.cfg
> +++ b/arm/unittests.cfg
> @@ -108,6 +108,12 @@ groups = pmu
>  arch = arm64
>  extra_params = -append 'chain-promotion'
>  
> +[overflow-interrupt]

Need "pmu-" prefix on this name, like the others, otherwise its standalone
test won't have an appropriate name.

> +file = pmu.flat
> +groups = pmu
> +arch = arm64
> +extra_params = -append 'overflow-interrupt'
> +
>  # Test PMU support (TCG) with -icount IPC=1
>  #[pmu-tcg-icount-1]
>  #file = pmu.flat
> -- 
> 2.20.1
> 
> 

also same comments as previous patches

Thanks,
drew




reply via email to

[Prev in Thread] Current Thread [Next in Thread]